-
-
Notifications
You must be signed in to change notification settings - Fork 1
/
Copy pathindex.json
88 lines (88 loc) · 1.72 KB
/
index.json
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
{
"name":"STM32WB55",
"type":"SoC",
"Freq":"209MHz",
"vendor":"ST",
"Core":"Cortex-M4",
"description":"ST Cortex-M4 + Cortex-A7 SoC",
"homepage":"http://www.SoC.xin/STM32WB55",
"keywords": [
"motor",
"ST",
"Cortex-M4",
"32-bit"
],
"repository": {
"type": "git",
"url": "https://github.com/SoCXin/STM32WB55.git"
},
"version":"1.0.0",
"series":["STM32WB551","STM32WB553","STM32WB557"],
"package":["LFBGA448","LFBGA354","TFBGA361","TFBGA257"],
"STM32WB551": {
"package":"LQFP128",
"RAM":160,
"ROM":512,
"peripheral": ["ADC","IIC","UART","SPI","LDO","PWM"]
},
"STM32WB553": {
"package":"LQFP32",
"SRAM":4,
"Flash":32
},
"STM32WB557": {
"package":"LQFP32",
"SRAM":4,
"Flash":32
},
"USART0": {
"LIN": 1,
"more":["BUAD","LIN","IrDA"]
},
"USART1": {
"LIN": 1,
"more":["BUAD","LIN","IrDA"]
},
"USART2": {
"LIN": 1,
"more":["BUAD","LIN","IrDA"]
},
"ADC": {
"num": 1,
"channel": 8,
"resolution": 12,
"rate": 2400
},
"IIC": {
"num": 1,
"channel": 8,
"resolution": 12,
"rate": 2400
},
"DMA": {
"num": 2,
"rate": 2400
},
"CMP": {
"num": 2,
"rate": 2400
},
"OPA": {
"num": 2,
"rate": 2400
},
"TIM": {
"resolution":[16,16,16],
"rate": 1024
},
"PWR": {
"VDD": [2700,5500],
"Ivdd": 3.5,
"rate": 1024
},
"PWM": {
"num": 2,
"resolution": 8,
"rate": 256
}
}